• 本课程为精品课,您可以登录eeworld继续观看:
  • Basics
  • 登录
课程介绍
相关标签: 集成电路
A modern VLSI chip is a remarkably complex beast:  billions of transistors, millions of logic gates deployed for computation and control, big blocks of memory, embedded blocks of pre-designed functions designed by third parties (called “intellectual property” or IP blocks).  How do people manage to design these complicated chips?  Answer:  a sequence of computer aided design (CAD) tools takes an abstract description of the chip, and refines it step-wise to a final design. This class focuses on the major design tools used in the creation of an Application Specific Integrated Circuit (ASIC) or System on Chip (SoC) design.  Our focus in this part of the course is on the key logical and geometric representations that make it possible to map from logic to layout, and in particular, to place, route, and evaluate the timing of large logic networks. Our goal is for students to understand how the tools themselves work, at the level of their fundamental algorithms and data structures. Topics covered will include: technology mapping, timing analysis, and ASIC placement and routing.

Recommended Background:

Programming experience (C, C++, Java, Python, etc.) and basic knowledge of data structures and algorithms (especially recursive algorithms).  An understanding of basic digital design:  Boolean algebra, Kmaps, gates and flip flops, finite state machine design.  Linear algebra and calculus at the level of a junior or senior in engineering.  Elementary knowledge of RC linear circuits (at the level of an introductory physics class).

人们如何设计这些复杂的芯片?答:一系列计算机辅助设计(CAD)工具对芯片进行抽象描述,并逐步细化到最终设计。本课程主要介绍在建立特定应用集成电路(ASIC)或系统芯片(SoC)设计时所使用的主要设计工具。

显示全部 ↓
推荐视频

    用户评论

    EE大学堂
    好课程,先标记一下
    2021年08月19日 19:00:10回复|()

    猜您喜欢

    推荐帖子

    同步时钟边沿可以在数据跳变时刻采样吗?
    同步时钟边沿可以在数据跳变时刻采样吗?理由呢eeworldpostqq
    桂花蒸 FPGA/CPLD
    嘉立创降价了。元芳你怎么看?竞争激烈吗。
    以前感觉打印板子挺贵的。近年来看开版是一次比一次便宜啊。之前看过华强的板子觉得比较便宜了。不过质量可能没有嘉立创好。这次这里又降价了。10*1050元。你怎么看?
    youluo PCB设计
    我想要SmartBits600测试指导书
    那位XDJM发一个给我
    smallballiy 测试/测量
    关于ConnMgrEnumDestinations枚举可用网络
    HRESULT WINAPI ConnMgrEnumDestinations(int Index,CONNMGR_DESTINATION_INFO *pDestInfo);既然是枚举可用网络,就可能返回多个值吧,这多个值是如何返回的?pDestInfo指向链表吗?msdn上没有提到我想调用ConnMgrQueryDetailedStatus查看当前网络连接类型(wifi,bluetooth等),但
    65687831 嵌入式系统
    为什么输出来的波形不一样呢?(仅供娱乐)
    eeworldpostqq
    模拟IC 模拟与混合信号
    MSP430F149测周期
    各位高手,请教一个问题:用捕捉方式测周期,低频时测量不对,且变化无常,测量高频很准确是咋回事呀?程序void int_cap(){P1SEL=0X02;//选择P1.1作为捕捉输入端TACCTL0|=CM1+SCS+CAP+CCIE+CCIS_0;//下降沿捕捉同步模式,使能中断TACTL|=TASSEL0+TACLR+MC1;//选择ACLK时钟作为时钟源,连续模式}#pragma vector
    keiyi 微控制器 MCU

    推荐内容

    可能感兴趣器件

    EEWorld订阅号

    EEWorld服务号

    汽车开发圈

    About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版 版权声明

    站点相关: 汽车电子 智能硬件

    北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

    电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2023 EEWORLD.com.cn, Inc. All rights reserved