• 本课程为精品课,您可以登录eeworld继续观看:
  • Level Logic_ Basics
  • 登录
课程介绍
相关标签: 集成电路
A modern VLSI chip has a zillion parts -- logic, control, memory, interconnect, etc.  How do we design these complex chips?  Answer: CAD software tools.  Learn how to build thesA modern VLSI chip is a remarkably complex beast:  billions of transistors, millions of logic gates deployed for computation and control, big blocks of memory, embedded blocks of pre-designed functions designed by third parties (called “intellectual property” or IP blocks).  How do people manage to design these complicated chips?  Answer: a sequence of computer aided design (CAD) tools takes an abstract description of the chip, and refines it step-wise to a final design. This class focuses on the major design tools used in the creation of an Application Specific Integrated Circuit (ASIC) or System on Chip (SoC) design. Our focus in this first part of the course is on key Boolean logic representations that make it possible to synthesize, and to verify, the gate-level logic in these designs.  This is the first step of the design chain, as we move from logic to layout.    Our goal is for students to understand how the tools themselves work, at the level of their fundamental algorithms and data structures. Topics covered will include: Computational Boolean algebra, logic verification, and logic synthesis (2-level and multi-level).

Recommended Background

Programming experience (C, C++, Java, Python, etc.) and basic knowledge of data structures and algorithms (especially recursive algorithms).  An understanding of basic digital design:  Boolean algebra, Kmaps, gates and flip flops, finite state machine design.  Linear algebra and calculus at the level of a junior or senior in engineering.  Exposure to basic VLSI at an undergraduate level is nice -- but it’s not necessary.  We will keep the course self-contained, but students with some VLSI will be able to skip some background material.e tools in this class.

人们如何设计这些复杂的芯片?答:一系列计算机辅助设计(CAD)工具对芯片进行抽象描述,并逐步细化到最终设计。本课程主要介绍在建立特定应用集成电路(ASIC)或系统芯片(SoC)设计时所使用的主要设计工具。

显示全部 ↓
推荐视频

    猜您喜欢

    推荐帖子

    Beaglebone black(BBB)使用spi接口oled:基于python
    [p=24, null, left]上一篇博客介绍了树莓派(raspberry)上使用spi接口的oled屏幕,今天就再把那个屏幕用到beaglebone black(BBB)上面,用它来使beaglebone black有个显示提示功能,可以用来调试等.屏幕还是那个:0.98寸的oled屏幕,ssd1306主控芯片,128*64的分辨率。 [/p][p=24, null, left]个人原创,版
    embbnux DSP 与 ARM 处理器
    编译警告: last line of file ends without a newline
    keil编译警告:警告提示:lora_driver.h(10): warning:#1-D: last line of file ends without a newline原因:h文件的最后一行代码没有回车。解决方法:最后的代码需要回车换行,可能与编译器有关系。下图为消除警告结果:
    zhulaee stm32/stm8
    一种低功耗的热释电人体感应模块
    [font=宋体][size=13pt]GH-718人体感应模块[/size][/font][[font=宋体][size=13pt]■应用范围[align=left]■ 安防产品■ 人体感应玩具 [/align]■ 人体感应灯具■ 工业自动化控制等主要技术参数:1使用工作电压:DC 4.5~20V2静态电流:50uA3电平输出:高3.3V 低0V4保持时间:3-900秒可调5感应角度:110度6
    珊珊 工业自动化与控制
    casio公路测量程序
    casio公路测量程序
    zzzzer16 测试/测量
    2440在wince 5下对nandflash的fat分区读写速度是多少?
    我的s3c2440 400Mhz slc的nandflash在wince中的读写 3/0.8M/s各位可以测试一下 我是使用evc 建立一个文件然后写入 读出,记录时间得到的这个速度
    dsafasf 嵌入式系统
    关于单片机ISP下载的疑问
    许多ISP下载软件能烧录AT89S52,请问它们的硬件电路是不是都不一样? 它们有专用ISP芯片么(如果有,可以举几个例子么)?另外USBISPEasy软件哪有下载?它是用的什么芯片?偶大乞丐一个,只有10分了,谢谢!
    wjsfle 嵌入式系统

    推荐内容

    热门视频更多

    可能感兴趣器件

    完成课时学习+分/次

     
    EEWorld订阅号

     
    EEWorld服务号

     
    汽车开发圈

     
    机器人开发圈

    About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版 版权声明

    站点相关: 汽车电子 智能硬件

    北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

    电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2025 EEWORLD.com.cn, Inc. All rights reserved