• 本课程为精品课,您可以登录eeworld继续观看:
  • Multilevel Logic and the Boolean Network Model
  • 登录
课程介绍
相关标签: 集成电路
A modern VLSI chip has a zillion parts -- logic, control, memory, interconnect, etc.  How do we design these complex chips?  Answer: CAD software tools.  Learn how to build thesA modern VLSI chip is a remarkably complex beast:  billions of transistors, millions of logic gates deployed for computation and control, big blocks of memory, embedded blocks of pre-designed functions designed by third parties (called “intellectual property” or IP blocks).  How do people manage to design these complicated chips?  Answer: a sequence of computer aided design (CAD) tools takes an abstract description of the chip, and refines it step-wise to a final design. This class focuses on the major design tools used in the creation of an Application Specific Integrated Circuit (ASIC) or System on Chip (SoC) design. Our focus in this first part of the course is on key Boolean logic representations that make it possible to synthesize, and to verify, the gate-level logic in these designs.  This is the first step of the design chain, as we move from logic to layout.    Our goal is for students to understand how the tools themselves work, at the level of their fundamental algorithms and data structures. Topics covered will include: Computational Boolean algebra, logic verification, and logic synthesis (2-level and multi-level).

Recommended Background

Programming experience (C, C++, Java, Python, etc.) and basic knowledge of data structures and algorithms (especially recursive algorithms).  An understanding of basic digital design:  Boolean algebra, Kmaps, gates and flip flops, finite state machine design.  Linear algebra and calculus at the level of a junior or senior in engineering.  Exposure to basic VLSI at an undergraduate level is nice -- but it’s not necessary.  We will keep the course self-contained, but students with some VLSI will be able to skip some background material.e tools in this class.

人们如何设计这些复杂的芯片?答:一系列计算机辅助设计(CAD)工具对芯片进行抽象描述,并逐步细化到最终设计。本课程主要介绍在建立特定应用集成电路(ASIC)或系统芯片(SoC)设计时所使用的主要设计工具。

显示全部 ↓
推荐视频

    猜您喜欢

    推荐帖子

    初学者问ARM和操作系统相关问题
    最近刚开始学习arm-linux,手头有个2410的开发板,看了些东西了,但是有个问题纠结着,不要笑话哈~初学者~:::::::::::::::::::::::::::::::::::::::::::::::::linux操作系统和自己编写的程序(点亮LED,点亮液晶屏等等)都是存在在板上的什么地方?是不是程序在NandFlash,执行程序的时候会放在SDRAM上运行(像电脑的内存一样)那操作系统
    wangxingfei ARM技术
    CircuitCo免费赠送Educational BoosterPack
    依旧是launchpad的扩展板,资源比较丰富[table=98%,rgb(249, 249, 249)][tr][td]ompatibility[/td][td]MSP430 LaunchPad[/td][/tr][tr][td]Power[/td][td]3.3V via expansion header[/td][/tr][tr][td]Display type[/td][td]2x16 c
    wstt 微控制器 MCU
    Ku波段双馈源高频头的设计
    介绍了研发的一款K u波段双馈源高频头的设计方法。  项目要求的主要性能指标  1.性能指标要求  (1)输入频率:11 7 12.75GHz  (2)噪声系数:NF≤0.8dB  (3)增益:G=55±5dB  (4)镜像抑制:≥30dB  (5)本振标称频率:10.75 GHz_1MHz  (6)本振稳定度:f±2MHz  (7)载波互调比:>140 dB  (8)增益稳定度:≤0.5 dB 
    Jacktang 无线连接
    ARM专家入内-编译链接相关
    利用ADS1.2在编译、链接工程的时候,如何获取代码行的映射信息?类似于VC的"/mapinfo:lines"功能。
    bfy520 ARM技术
    跪求DSP2407串行连接12864液晶屏程序及连接方式
    引脚号 引脚名称 方向 功能说明1 VSS - 模块的电源地2 VDD - 模块的电源正端3 V0 - LCD驱动电压输入端4 RS(CS) H/L 并行的指令/数据选择信号;串行的片选信号5 R/W(SID) H/L 并行的读写选择信号;串行的数据口6 E(CLK) H/L 并行的使能信号;串行的同步时钟7 DB0 H/L 数据08 DB1 H/L 数据19 DB2 H/L 数据210 DB3
    lnasxywzl 微控制器 MCU
    一个比较好用的“图片转成数组”的小软件
    一个比较好用的“图片转成数组”的小软件
    一江流苏 微控制器 MCU

    推荐内容

    热门视频更多

    可能感兴趣器件

    完成课时学习+分/次

     
    EEWorld订阅号

     
    EEWorld服务号

     
    汽车开发圈

     
    机器人开发圈

    About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版 版权声明

    站点相关: 汽车电子 智能硬件

    北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

    电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2025 EEWORLD.com.cn, Inc. All rights reserved